# COMPUTER ORGANIZATION HW4

161044063

**ZAFER ALTAY** 

# 1-) Components

Bu ödev için hazırladığım ve testlerini yaptığım tüm componentler:

- One Bit 4x1 Mux
- Thirty Two Bit 4x1 Mux
- One Bit Alu
- One Bit Alu MostSignificantBit
- Thirty Two Bit Alu
- Sign Extend
- One Bit 2x1 Mux
- Five Bit 2x1 Mux
- Sixteen Bit 2x1 Mux
- Thirty Two Bit 2x1 Mux
- Zero Extend
- One Bit Full Adder
- ThirtyTwo Bit Full Adder
- Restrict 32 to 18
- One Bit Comparator
- Thirty Two Bit Comparator
- Selector
- JumpBox
- Rtype Jr
- For Lui 16 to 32
- Control Unit
- Alu Control
- Registers
- Data Memory
- Instruction Memory
- Program counter

# 2-)Test Bench Result

# 1-) One Bit 4x1 Mux

```
# Select Bits: 00 and Result: 1
# Select Bits: 01 and Result: 1
# Select Bits: 10 and Result: 1
# Select Bits: 11 and Result: 1
# Select Bits: 10 and Result: 0
```

# 2-) Thirty Two Bit 4x1 Mux

#### 3-) One Bit ALU

```
# OPCODE: 000 Input A: 0 InputB: 0 Result: 0, Cout:0
# OPCODE: 000 Input A: 1 InputB: 0 Result: 0, Cout:0
# OPCODE: 000 Input A: 0 InputB: 1 Result: 0, Cout:0
# OPCODE: 000 Input A: 1 InputB: 1 Result: 1, Cout:1
# OPCODE: 001 Input A: 0 InputB: 0 Result: 0, Cout:0
# OPCODE: 001 Input A: 1 InputB: 0 Result: 1, Cout:0
# OPCODE: 001 Input A: 0 InputB: 1 Result: 1, Cout:0
# OPCODE: 001 Input A: 1 InputB: 1 Result: 1, Cout:1
# OPCODE: 010 Input A: 0 InputB: 0 Result: 0, Cout:0
# OPCODE: 010 Input A: 1 InputB: 0 Result: 1, Cout:0
# OPCODE: 010 Input A: 0 InputB: 1 Result: 1, Cout:0
# OPCODE: 010 Input A: 1 InputB: 1 Result: 0, Cout:1
# OPCODE: 110 Input A: 0 InputB: 0 Result: 0, Cout:1
# OPCODE: 110 Input A: 1 InputB: 0 Result: 1, Cout:1
# OPCODE: 110 Input A: 0 InputB: 1 Result: 1, Cout:0
# OPCODE: 110 Input A: 1 InputB: 1 Result: 0, Cout:1
# OPCODE: 111 Input A: 0 InputB: 0 Result: 0, Cout:1
# OPCODE: 111 Input A: 1 InputB: 0 Result: 1, Cout:1
# OPCODE: 111 Input A: 0 InputB: 1 Result: 1, Cout:0
# OPCODE: 111 Input A: 1 InputB: 1 Result: 0, Cout:1
```

#### 4-) ThirtyTwo Bit ALU

```
# OPCODE: 000
# A: 1111111111111111000000000000000000
# B: 0000000000000000011111111111111111
# OPCODE: 001
# A: 11111111111111110000000000000000000
# B: 000000000000000011111111111111111
# Result: 1111111111111111111111111111111, Zero: 0
# OPCODE: 010
# A: 11111111111111110000000000000000000
# B: 000000000000000011111111111111111
# Result: 11111111111111111111111111111111, Zero: 0
# OPCODE: 110
# A: 00000000000000001111111111111111
# B: 000000000000000011111111111111111
# OPCODE: 111
# A: 0000000000000000011111111111111111
# B: 000011110000111111111000011110000
# Result: 00001111000011110000111100001111, Zero: 0
```

#### 5-) Sign Extender

```
# Input Bits: 0111101110010101 and Result: 0000000000000000011101110010101 # Input Bits: 1111101110010101 and Result: 1111111111111111111111101110010101
```

### 6-) Zero Extender

```
# Input Bits: 0111101110010101 and Result: 00000000000000000111101110010101
# Input Bits: 1111101110010101 and Result: 00000000000000001111101110010101
```

#### 7-) One Bit 2x1 Mux

```
Select Bits: 0 and Result: 0
Select Bits: 1 and Result: 1
Select Bits: 0 and Result: 1
Select Bits: 1 and Result: 0
```

#### 8-) Five Bit 2x1 Mux

```
Select Bits: 0 and Result: Result: 00001
Select Bits: 1 and Result: Result: 11110
```

#### 9-) Sixteen Bit 2x1 Mux

# 10-) ThirtyTwo Bit 2x1 Mux

```
# Select Bits: 0 and Result: Result: 000011110000111100001111
# Select Bits: 1 and Result: Result: 1111000011110000111100001
```

#### 11-) Restrict 32 to 18

#### 11-) Selector

```
# Rtype : 0,Gt : 0,eq 0,lt 0,sell: 0,sel0: 0
#
Rtype : 1,Gt : 1,eq 0,lt 0,sell: 1,sel0: 1
#
Rtype : 1,Gt : 0,eq 1,lt 0,sell: 0,sel0: 1
#
Rtype : 1,Gt : 0,eq 0,lt 1,sell: 1,sel0: 0
```

#### 12-) Control Unit

```
# opcope : 100011 ,RegDest: 1 ,SignExtend: 1,Brn: 0, Bne: 0, lui: 0, MemÑ : 0, MemRead : 1, MemtoReg :1,AluOp1: 0, AluOp0: 0,AluSrc: 1, RegWr: 1 ,RegWr: 0,Jmp: 0,Jal: 0 # opcope : 101011 ,RegDest: 0 ,SignExtend: 1,Brn: 0, Bne: 0, lui: 0, MemÑ : 1, MemRead : 0, MemtoReg :0,AluOp1: 0, AluOp0: 0,AluSrc: 1, RegWr: 0,Jmp: 0,Jal: 0 # opcope : 001000 ,RegDest: 0 ,SignExtend: 0,Brn: 0, Bne: 0, lui: 0, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0, AluOp0: 0,AluSrc: 0, RegWr: 1, RegWr: 1,Jmp: 0,Jal: 0 # opcope : 001110 ,RegDest: 1 ,SignExtend: 0,Brn: 0, Bne: 0, lui: 1, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0, AluOp0: 0,AluSrc: 0, RegWr: 1, RegWr: 0,Jmp: 0,Jal: 0 # opcope : 001110 ,RegDest: 1 ,SignExtend: 0,Brn: 0, Bne: 0, lui: 0, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0, AluOp0: 0,AluSrc: 1, RegWr: 1, RegWr: 0,Jmp: 0,Jal: 0 # opcope : 0000010 ,RegDest: 0 ,SignExtend: 0,Brn: 0, Bne: 0, lui: 0, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0,AluOp0: 0,AluSrc: 1, RegWr: 1, Tup: 1,Jal: 1 # opcope : 000011 ,RegDest: 0 ,SignExtend: 0,Brn: 0, Bne: 0, lui: 0, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0,AluOp0: 0,AluSrc: 0, RegWr: 0, RegWr: 1, Tup: 1,Jal: 1 # opcope : 000010 ,RegDest: 0 ,SignExtend: 0,Brn: 0, Bne: 1, lui: 0, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0,AluOp0: 1,AluSrc: 0, RegWr: 0, RegWr: 0, Tup: 0,Jal: 0 # opcope : 00010 ,RegDest: 0 ,SignExtend: 1,Brn: 0, Bne: 1, lui: 0, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0,AluOp0: 1,AluSrc: 0, RegWr: 0, RegWr: 0,Jmp: 0,Jal: 0 # opcope : 00010 ,RegDest: 0 ,SignExtend: 1,Brn: 0, Bne: 1, lui: 0, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0,AluOp0: 1,AluSrc: 0, RegWr: 0, RegWr: 0,Jmp: 0,Jal: 0 # opcope : 00010 ,RegDest: 0 ,SignExtend: 1,Brn: 0, Bne: 1, lui: 0, MemÑ : 0, MemRead : 0, MemtoReg :0,AluOp1: 0,AluOp0: 1,AluSrc: 0, RegWr: 0,RegWr: 0,Jmp: 0,Jal: 0 # opcope : 00010 ,RegDest: 0 ,SignExtend: 1,Brn: 0, Bne: 0,Jmp: 0,Jal: 0
```

#### 13-)ALU Control

```
# ALU OP: 00 , Function Field: 100101, AluControl: 010
# ALU OP: 00 , Function Field: 111111, AluControl: 010
# ALU OP: 00 , Function Field: 000000, AluControl: 010
# ALU OP: 11 , Function Field: 100101, AluControl: 001
# ALU OP: 01 , Function Field: 100101, AluControl: 110
# ALU OP: 10 , Function Field: 100101, AluControl: 001
# ALU OP: 10 , Function Field: 100101, AluControl: 011
# ALU OP: 10 , Function Field: 100100, AluControl: 111
# ALU OP: 10 , Function Field: 100000, AluControl: 110
# ALU OP: 10 , Function Field: 100010, AluControl: 100
# ALU OP: 10 , Function Field: 100100, AluControl: 000
```

# 14-)RtypeJr

```
# JR: 0
#
# JR: 1
#
# JR: 0
```

#### 15-)One Bit Comparator

```
a: 0, b: 0 ,gt: 0,eq: 1,1t:0
a: 1, b: 0 ,gt: 1,eq: 0,1t:0
a: 0, b: 1 ,gt: 0,eq: 0,1t:1
a: 1, b: 1 ,gt: 0,eq: 1,1t:0
```

#### 16-)ThirtyTwo Bit Comparator

# 17-)Jump Box

#### 17-)One Bit Full Adder

```
# Input A: 0 ,InputB: 0 ,Carry In: 0 ,Result: 0, Cout:0
# Input A: 1 ,InputB: 0 ,Carry In: 0 ,Result: 1, Cout:0
# Input A: 0 ,InputB: 1 ,Carry In: 0 ,Result: 1, Cout:0
# Input A: 1 ,InputB: 1 ,Carry In: 0 ,Result: 0, Cout:1
# Input A: 0 ,InputB: 0 ,Carry In: 1 ,Result: 1, Cout:0
# Input A: 1 ,InputB: 0 ,Carry In: 1 ,Result: 0, Cout:1
# Input A: 0 ,InputB: 1 ,Carry In: 1 ,Result: 0, Cout:1
# Input A: 1 ,InputB: 1 ,Carry In: 1 ,Result: 1, Cout:1
```

#### 18-)ThirtyTwo Bit Full Adder

#### 18-)Program Counter

#### 19-)For Lui

#### 20-)Instruction Memory

**Before Inst Memory** 

```
1
 00000000000000010001000000100000
2
 0000000000000000000000000000011110
3
 000000000000000000000000111111110
4
 5
 6
7
 8
 9
 10
 11
12
 13
 14
```

#### Test:

# After:

| 1  | 00000000000000010001000000100000        |
|----|-----------------------------------------|
| 2  | 00000000000000000000000000011110        |
| 3  | 0000000000000000000000011111111         |
| 4  | 111111111111111111111111111111111111111 |
| 5  | 000000000000000000000000000000000000000 |
| 6  | 000000000000000000000000000000000000000 |
| 7  | 000000000000000000000000000000000000000 |
| 8  | 000000000000000000000000000000000000000 |
| 9  | 000000000000000000000000000000000000000 |
| 10 | 000000000000000000000000000000000000000 |
| 11 | 000000000000000000000000000000000000000 |
| 12 | 000000000000000000000000000000000000000 |
| 13 | 000000000000000000000000000000000000000 |
| 14 | 000000000000000000000000000000000000000 |
| 15 | 000000000000000000000000000000000000000 |

# 21-)Data Memory

# Before:

| 1  | 000000000000000000000000000000000000000 |
|----|-----------------------------------------|
| 2  | 000000000000000000000000000000000000000 |
| 3  | 000000000000000000000000000000000000000 |
| 4  | 000000000000000000000000000000000000000 |
| 5  | 000000000000000000000000000000000000000 |
| 6  | 000000000000000000000000000000000000000 |
| 7  | 000000000000000000000000000000000000000 |
| 8  | 000000000000000000000000000000000000000 |
| 9  | 000000000000000000000000000000000000000 |
| 10 | 000000000000000000000000000000000000000 |
| 11 | 000000000000000000000000000000000000000 |
| 12 | 000000000000000000000000000000000000000 |
| 13 | 000000000000000000000000000000000000000 |
| 14 | 000000000000000000000000000000000000000 |
| 15 | 000000000000000000000000000000000000000 |
| 16 | 000000000000000000000000000000000000000 |
| 17 | 000000000000000000000000000000000000000 |
| 18 | 000000000000000000000000000000000000000 |
| 19 | 000000000000000000000000000000000000000 |
| 20 | 000000000000000000000000000000000000000 |
| 21 | 000000000000000000000000000000000000000 |
| 22 | 000000000000000000000000000000000000000 |
| 23 | 000000000000000000000000000000000000000 |
| 24 | 000000000000000000000000000000000000000 |
| 25 | 000000000000000000000000000000000000000 |
| 26 | 000000000000000000000000000000000000000 |
| 27 | 000000000000000000000000000000000000000 |
| 28 | 000000000000000000000000000000000000000 |
| 29 | 000000000000000000000000000000000000000 |

#### Test:

#### After:

```
// memory data file (do not edit the following line - required for mem load use)
 // instance=/DataMemory_testbench/test/memory
 // format=bin addressradix=h dataradix=b version=1.0 wordsperline=1 noaddress
 111111101111110111111011111110111
 00000000000000000111111111111111
 10
 11
12
 14
15
 16
17
 19
 20
```

# 22-)Register File

Before:

| 1  | 000000000000000000000000000000011       |
|----|-----------------------------------------|
| 2  | 000000000000000000000000000001111       |
| 3  | 000000000000000000000000000000000000000 |
| 4  | 000000000000000000000000000000000000000 |
| 5  | 000000000000000000000000000000000000000 |
| 6  | 000000000000000000000000000000000000000 |
| 7  | 000000000000000000000000000000000000000 |
| 8  | 000000000000000000000000000000000000000 |
| 9  | 000000000000000000000000000000000000000 |
| 10 | 000000000000000000000000000000000000000 |
| 11 | 000000000000000000000000000000000000000 |
| 12 | 000000000000000000000000000000000000000 |
| 13 | 000000000000000000000000000000000000000 |
| 14 | 000000000000000000000000000000000000000 |
| 15 | 000000000000000000000000000000000000000 |
|    |                                         |

#### Test:

#### After:

```
// memory data file (do not edit the following line - required for mem load use)
  // instance=/Registers testbench/test/registers
  // format=bin addressradix=h dataradix=b version=1.0 wordsperline=1 noaddress
3
  00000000000000000000000000000011
4
5
  00000000000000000000000000001111
  6
7
  8
  9
  10
  11
  111111101111110111111011111110111
12
  13
  14
  15
  16
  17
  18
```



CamScanner ile tarandı

- \* Datapathime ek olorak ekledigim componentler:
- 1) RTypeJR = Eger Instruction Memory'den gelen Singal jR ise Program Comber'a

  Read Data1 yani rs content'ini seamek iain 1 singali vebir. Diger duranlarda O'alur.
- 2) Jmp Box = Jump Edilmesi istenen instruction Igin PC'nin ilk 6 libi ile Jump instructionunun son 26 bibini birlextirir.
- 3) Comparator = ALU Idan Gikan sonueu 10 ile karfilastina 32 bititir. 32 tone 1 bitlik comparator ile irettim.
- Selector = comparetarden gelen singul ve Azusrc' singulian degiliai input alarek 2 tane

  Select singuli iretir. Egar segim instruction rtype degilse O, rtype'ise Oile korsilostunlmosma

  90re singul bretir.
- Flype degilse normal data, rtype ise 1,2 vega 3'is output verir.
- 6) 18 Bit Restrict = Memory 18 bit kebul ettiglischen 32 bit!: 18 bit!e dütirir.
- 7) 11 to 32 forli) = Lui instructionu iain son 16 biti 0, ilk 16 biti ise aldiqui input
  yapan 32 bit output iretir.
- 8) ALU = Toploma, Giterma, and, or, xor islunlenni yopor,

9) Register: Register normalindam forkli olarak 2 tene yazmak lain duba aliv,
Gankii Rtype instructionlarda is veid'ye yazma geraeklestiriliyar. Ddayi sugla
2 tene registar adresi, 2 tene data, 2 tene register sinyali alir.

10) 32 bit Full Adder : 32 tone 1 bit Full Adderden oluşur.

11) ALU control = ALUOP ve Function Field'den allique singullere gare ALU vain islem